Jump to content

x87

From Wikipedia, the free encyclopedia

x87is afloating-point-related subset of thex86 architectureinstruction set.It originated as an extension of the 8086 instruction set in the form of optional floating-pointcoprocessorsthat work in tandem with corresponding x86 CPUs. These microchips have names ending in "87". This is also known as the NPX (Numeric Processor eXtension). Like other extensions to the basic instruction set, x87 instructions are not strictly needed to construct working programs, but provide hardware andmicrocodeimplementations of common numerical tasks, allowing these tasks to be performed much faster than correspondingmachine coderoutines can. The x87 instruction set includes instructions for basic floating-point operations such as addition, subtraction and comparison, but also for more complex numerical operations, such as the computation of thetangentfunction and its inverse, for example.

Most x86 processors since theIntel 80486have had these x87 instructions implemented in the main CPU, but the term is sometimes still used to refer to that part of the instruction set. Before x87 instructions were standard in PCs,compilersor programmers had to use rather slow library calls to perform floating-point operations, a method that is still common in (low-cost)embedded systems.

Description

[edit]

The x87 registers form an eight-level deep non-strictstackstructure ranging from ST(0) to ST(7) with registers that can be directly accessed by either operand, using an offset relative to the top, as well as pushed and popped. (This scheme may be compared to how astack framemay be both pushed/popped and indexed.)

There are instructions to push, calculate, and pop values on top of this stack;unary operations(FSQRT, FPTAN etc.) then implicitly address the topmost ST(0), whilebinary operations(FADD, FMUL, FCOM, etc.) implicitly address ST(0) and ST(1). The non-strict stack model also allows binary operations to use ST(0) together with a directmemory operandor with anexplicitlyspecified stack register, ST(x), in a role similar to a traditionalaccumulator(a combined destination and left operand). This can also be reversed on an instruction-by-instruction basis with ST(0) as the unmodified operand and ST(x) as thedestination.Furthermore, the contents in ST(0) can be exchanged with another stack register using an instruction called FXCH ST(x).

These properties make the x87 stack usable as seven freely addressable registers plus a dedicated accumulator (or as seven independent accumulators). This is especially applicable onsuperscalarx86 processors (such as thePentiumof 1993 and later), where these exchange instructions (codes D9C8..D9CFh) are optimized down to a zero clock penalty by using one of the integer paths for FXCH ST(x) in parallel with the FPU instruction. Despite being natural and convenient for humanassembly languageprogrammers, some compiler writers have found it complicated to construct automaticcode generatorsthat schedule x87 code effectively. Such a stack-based interface potentially can minimize the need to save scratch variables in function calls compared with a register-based interface[1](although, historically, design issues in the 8087 implementation limited that potential.[2][3])

The x87 provides single-precision, double-precision and 80-bitdouble-extended precisionbinary floating-point arithmetic as per theIEEE 754-1985standard. By default, the x87 processors all use 80-bit double-extended precision internally (to allow sustained precision over many calculations, seeIEEE 754 design rationale). A given sequence of arithmetic operations may thus behave slightly differently compared to a strict single-precision or double-precision IEEE 754 FPU.[4]As this may sometimes be problematic for some semi-numerical calculations written to assume double precision for correct operation, to avoid such problems, the x87 can be configured using a special configuration/status register to automatically round to single or double precision after each operation. Since the introduction ofSSE2,the x87 instructions are not as essential as they once were, but remain important as a high-precision scalar unit for numerical calculations sensitive toround-off errorand requiring the64-bitmantissaprecisionand extended range available in the 80-bit format.

Performance

[edit]

Clock cycle counts for examples of typical x87 FPU instructions (only register-register versions shown here).[5]

TheA...Bnotation (minimum to maximum) covers timing variations dependent on transient pipeline status and the arithmetic precision chosen (32, 64 or 80 bits); it also includes variations due to numerical cases (such as the number of set bits, zero, etc.). The L → H notation depicts values corresponding to the lowest (L) and the highest (H) maximal clock frequencies that were available.

x87 implementation FADD FMUL FDIV FXCH FCOM FSQRT FPTAN FPATAN Max clock
(MHz)
Peak FMUL
(millions/s)
FMUL§
rel. 5 MHz 8087
8087 70…100 90…145 193…203 10…15 40…50 180…186 30…540 250…800 0005 →0010 0.034…0.055 → 0.100…0.111 ~00001 → 2× as fast
80287 (original) 0006 →0012 0.041…0.066 → 0.083…0.133 .0001.2 → 2.4×
80387 (and later 287 models) 23…34 29…57 88…91 18 24 122…129 191…497 314…487 0016 →0033 0.280…0.552 → 0.580…1.1 000~10 → 20×
80486(or 80487) 8…20 16 73 4 4 83…87 200…273 218…303 0016 →0050 ….0000001.0 → 3.1 000~18 → 56×
Cyrix 6x86,Cyrix MII 4…7 4…6 24…34 2 4 59…60 117…129 97…161 0066 →0300 ..000011…16 → 50…75 00~320 → 1400×
AMD K6(including K6 II/III) 2 2 21…41 2 3 21…41 ? ? 0166 →0550 …..00000083 → 275 0~1500 → 5000×
Pentium/ Pentium MMX 1…3 1…3 39 1 (0*) 1…4 70 17…173 19…134 0060 →0300 ..000020…60 → 100…300 0~1100 → 5400×
Pentium Pro 1…3 2…5 16…56 1 28…68 ? ? 0150 →0200 ..000030…75 → 40…100 0~1400 → 1800×
Pentium II/ III 1…3 2…5 17…38 1 27…50 ? ? 0233 → 1400 ..00047…116 → 280…700 0~2100 → 13000×
Athlon(K7) 1…4 1…4 13…24 1…2 16…35 ? ? 0500 → 2330 ..00125…500 → 580…2330 0~9000 → 42000×
Athlon 64(K8) 1000 → 3200 ..0250…1000 → 800…3200 ~18000 → 58000×
Pentium 4 1…5 2…7 20…43 multiple
cycles
1 20…43 ? ? 1300 → 3800 ..00186…650 → 543…1900 ~11000 → 34000×
* An effective zero clock delay is often possible, via superscalar execution.
§The 5 MHz 8087 was the original x87 processor. Compared to typical software-implemented floating-point routines on an 8086 (without an 8087), the factors would be even larger, perhaps by another factor of 10 (i.e., a correct floating-point addition in assembly language may well consume over 1000 cycles).

Manufacturers

[edit]

Companies that have designed or manufactured[a]floating-point units compatible with the Intel 8087 or later models includeAMD(287,387,486DX,5x86,K5,K6,K7,K8),Chips and Technologies(theSuper MATHcoprocessors),Cyrix(theFasMath,Cx87SLC,Cx87DLC,etc.,6x86,Cyrix MII),Fujitsu(earlyPentium Mobileetc.),Harris Semiconductor(manufactured80387and486DXprocessors),IBM(various387and486designs),IDT(theWinChip,C3,C7,Nano,etc.),IIT(the2C87,3C87,etc.), LC Technology (theGreen MATHcoprocessors),National Semiconductor(theGeode GX1,Geode GXm,etc.),NexGen(theNx587),Rise Technology(themP6),ST Microelectronics(manufactured486DX,5x86,etc.),Texas Instruments(manufactured486DXprocessors etc.),Transmeta(theTM5600andTM5800),ULSI(theMath·Cocoprocessors),VIA(theC3,C7,andNano,etc.),Weitek(the1067,1167,3167and4167), and Xtend (the83S87SX-25and other coprocessors).

Architectural generations

[edit]

8087

[edit]

The8087was the first mathcoprocessorfor 16-bit processors designed byIntel.It was built to be paired with theIntel 8088or8086microprocessors. (Intel's earlier8231 and 8232floating-point processors, marketed for use with the i8080 CPU, were in fact licensed versions of AMD's Am9511 and Am9512 FPUs from 1977 and 1979.[6])

80C187

[edit]
16 MHz version of the Intel 80C187

Although the original 1982 datasheet for the (NMOSbased) 80188 and 80186 seem to mention specific math coprocessors,[7]both chips were actually paired with an 8087.

However, in 1987, to work with the refreshedCMOSbasedIntel 80C186CPU, Intel introduced the80C187[8]math coprocessor. The 80C187 interface to the main processor is the same as that of the 8087, but its core is essentially that of an 80387SX and is thus fullyIEEE 754-compliant and capable of executing all the 80387's extra instructions.[9]

80287

[edit]

The80287(i287) is the mathcoprocessorfor theIntel 80286series ofmicroprocessors.Intel's models included variants with specified upper frequency limits ranging from 6 up to 12 MHz. The NMOS version were available 6, 8 and 10 MHz.[10]The available 10 MHz Intel 80287-10 Numerics Coprocessor version was for 250USDin quantities of 100.[11]These boxed version of 80287, 80287-8, and 80287-10 were available for USD $212, $326, and $374 respectively. There was boxed version of 80C287A available for USD $457.[12]Other 287 models with 387-like performance are the Intel 80C287, built usingCHMOSIII, and the AMD 80EC287 manufactured in AMD'sCMOSprocess, using only fully static gates.

Later followed the i80287XL with 387SX microarchitecture with a 287 pinout,[13]the i80287XLT, a special version intended for laptops, as well as other variants. It contains an internal 3/2 multiplier, so that motherboards that ran the coprocessor at 2/3 CPU speed could instead run the FPU at the same speed of the CPU. Both 80287XL and 80287XLT offered 50% better performance, 83% less power consumption, and additional instructions.[14]

The 80287 works with the80386microprocessor and was initially the only coprocessor available for the 80386 until the introduction of the 80387 in 1987. However, the 80387 is strongly preferred for its higher performance and the greater capability of its instruction set.

80387

[edit]
Intel 80387 CPU die image

The80387(387ori387) is the first Intel coprocessor to be fully compliant with theIEEE 754-1985standard. Released in 1987,[15]two years after the 386 chip, the i387 includes much improved speed over Intel's previous 8087/80287 coprocessors and improved characteristics of its trigonometric functions. It was made available for USD $500 in quantities of 100.[16]Shortly afterwards, it was made available through Intel's Personal Computer Enhancement Operation for a retail market price of USD $795.[17]The 25 MHz version was available in retail channel for USD $1395.[18]The Intel M387 math coprocessor met underMIL-STD-883 Rev. C standard.This device was tested which includes temperature cycling between -55 and 125 °C, hermeticity sealed and extended burn-in. This military version operates at 16 MHz. This military version was available in 68-lead PGA and quad flatpack. This military version was available for USD $1155 in 100-unit of quantities for the PGA version.[19]The 33 MHz version of 387DX was available and it has the performance of 3.4megawhetstones per second.[20]The following boxed version of 16-, 20-, 25-, and 33-MHz 387DX math coprocessor were available for USD $570, $647, $814, and $994 respectfully.[21]The 8087 and 80287's FPTAN and FPATAN instructions are limited to an argument in the range ±π/4 (±45°), and the 8087 and 80287 have nodirectinstructions for the SIN and COS functions.[22][full citation needed]

Without a coprocessor, the 386 normally performs floating-point arithmetic through (relatively slow) software routines, implemented at runtime through a softwareexception handler.When a math coprocessor is paired with the 386, the coprocessor performs the floating-point arithmetic in hardware, returning results much faster than an (emulating) software library call.

The i387 is compatible only with the standard i386 chip, which has a 32-bit processor bus. The later cost-reduced i386SX, which has a narrower 16-bitdata bus,can not interface with the i387's 32-bit bus. The i386SX requires its own coprocessor, the80387SX,which is compatible with the SX's narrower 16-bit data bus. Intel released the low power version of 387SX coprocessor.[23]

80487

[edit]
i487SX

Thei487SX(P23N) was marketed as afloating-point unitcoprocessorfor Inteli486SXmachines. It actually contained a full-blowni486DXimplementation. When installed into an i486SX system, the i487 disabled the main CPU and took over all CPU operations. The i487 took measures to detect the presence of an i486SX and would not function without the original CPU in place.[24][25][failed verification]

80587

[edit]

TheNx587was the last FPU for x86 to be manufactured separately from the CPU, in this case NexGen'sNx586.

See also

[edit]

Notes

[edit]
  1. ^Fablesscompanies design a chip and rely on a fabbed company to manufacture it, while fabbed companies can do both the design and the manufacture by themselves.

References

[edit]
  1. ^William Kahan (2 November 1990)."On the advantages of 8087's stack"(PDF).Unpublished course notes, Computer Science Division, University of California at Berkeley.Archived fromthe original(PDF)on 18 January 2017.
  2. ^William Kahan (8 July 1989)."How Intel 8087 stack overflow/underflow should have been handled"(PDF).Archived fromthe original(PDF)on 12 June 2013.
  3. ^Jack Woehr (1 November 1997)."A conversation with William Kahan".
  4. ^David Monniaux (May 2008)."The pitfalls of verifying floating-point computations".ACM Transactions on Programming Languages and Systems.30(3): 1–41.arXiv:cs/0701192.doi:10.1145/1353445.1353446.S2CID218578808.
  5. ^Numbers are taken from respective processors' data sheets, programming manuals, and optimization manuals.
  6. ^"Arithmetic Processors: Then and Now".cpushack.23 September 2010.Retrieved3 May2023.
  7. ^Intel (1983).Intel Microprocessor & Peripherals Handbook.pp. 3-25 (iAPX 186/20) and 3-106 (iAPX 188/20).
  8. ^"CPU Collection – Model 80187".cpu-info.Archived fromthe originalon 23 July 2011.Retrieved14 April2018.
  9. ^"80C187 80-BIT MATH COPROCESSOR"(PDF).November 1992.Retrieved3 May2023.
  10. ^Yoshida, Stacy, "Math Coprocessors: Keeping Your Computer Up for the Count", Intel Corporation, Microcomputer Solutions, September/October 1990, page 16
  11. ^Intel Corporation, "New Product Focus Component: A 32-Bit Microprocessor With A Little Help From Some Friends", Special 32-Bit Issue Solutions, November/December 1985, page 13.
  12. ^Intel Corporation, "Personal Computer Enhancement", Personal Computer Enhancement Operation, Order No. 245.2, 10-89/75K/AL/GO, October 1989, page 4
  13. ^Intel Corporation, "New Product Focus: Systems: SnapIn 386 Module Upgrades PS/2 PCs", Microcomputer Solutions, September/October 1991, page 12
  14. ^Yoshida, Stacy, "Math Coprocessors: Keeping Your Computer Up for the Count", Intel Corporation, Microcomputer Solutions, September/October 1990, page 16
  15. ^Moran, Tom (1987-02-16)."Chips to Improve Performance Of 386 Machines, Intel Says".InfoWorld.Vol. 9, no. 7. p. 5.ISSN0199-6649.
  16. ^"New Product Focus Components: The 32-Bit Computing Engine Full Speed Ahead".Solutions.Intel Corporation: 10. May–June 1987.
  17. ^"NewsBit: Intel 80387 Available Through Retail Channels".Solutions.Intel Corporation: 1. July–August 1987.
  18. ^Intel Corporation, "NewsBits: 25 MHZ 80387 Available Through Retail Channels", Microcomputer Solutions, September/October 1988, page 1
  19. ^Intel Corporation, "Focus: Components: Militarized Peripherals Support M386 Microprocessor", Microcomputer Solutions, March/April 1989, page 12
  20. ^Lewnes, Ann, "The Intel386 Architecture Here to Stay", Intel Corporation, Microcomputer Solutions, July/August 1989, page 2
  21. ^Intel Corporation, "Personal Computer Enhancement", Personal Computer Enhancement Operation, Order No. 245.2, 10-89/75K/AL/GO, October 1989
  22. ^Borland Turbo Assembler documentation.
  23. ^Lewnes, Ann, "The Intel386 Architecture Here to Stay", Intel Corporation, Microcomputer Solutions, July/August 1989, page 2
  24. ^Intel 487SXat theFree On-line Dictionary of Computing
  25. ^"Intel 80487".cpu-world.Retrieved9 June2021.
[edit]